NEC express5800 A2010b User Manual page 198

Hide thumbs Also See for express5800 A2010b:
Table of Contents

Advertisement

Chapter 2 Preparations
(4)
Lock Step
In Lock Step mode, pairs of memory channel 0 and 1 or memory channel 2 and 3 are used to perform 128-bit
data access. It supports ECC correction (128-bit Data + 16-Bit ECC) and DDDC (Double Device Data
Correction) that can correct double DRAM errors.
Memory performance is lower than Independent mode (*1), however, RAS feature is higher than Independent
mode.
Memory Riser #1
LockStep
DIMM #1
PAIR#1
LockStep
DIMM #5
PAIR#3
This feature can be used under the following conditions:
Both DIMMs in Lock Step Pair (DIMM#1/2, DIMM#3/4, DIMM#5/6, DIMM#7/8) must be of same model.
*1 Performance is measured when DIMM works at the same memory clock speed in Independent mode and
LockStep mode. There is a case that supported clock speed in LockStep mode is higher than in Independent
mode in this server. Confirm the clock speed according to Chapter 2 (1.14.2 Memory Clock).
198
Note
Combinations of channels 0 and 1, and 2 and 3 are used in Lock Step mode.
Use NE3302-H010F/H011F/H012F/H013F additional memory for Lock Step mode.
Use the DIMMs of same model for Lock Step PAIR.
LockStep
DIMM #2
PAIR#2
LockStep
DIMM #6
PAIR#4
CH0
CH1
Memory Buffer #1
SMI0
Memory Controller #1
Express5800/A1040b, A2040b, A2020b, A2010b User's Guide
1. Installing / Removing Internal Options
DIMM #3
DIMM #4
DIMM #7
DIMM #8
CH2
CH3
Memory Buffer #2
SMI1
Processor
CH0/1 and CH2/3
work as a pair
SMI3
SMI2
Memory Controller #2

Advertisement

Table of Contents
loading

This manual is also suitable for:

Express5800 a1040bExpress5800 a2020bExpress5800 a2040b

Table of Contents