Texas Instruments AFE79 Series Programming & User Manual page 1202

Hide thumbs Also See for AFE79 Series:
Table of Contents

Advertisement

IO Wrap Register Map
2.16.613 Register 10F1h (offset = 10F1h) [reset = 2h]
7
6
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Bit
Field
OVR_SEL_INTPO_
1-1
DAC_SYNC_N_CD
_0
OVR_INTPO_DAC
0-0
_SYNC_N_CD_0
2.16.614 Register 10F4h (offset = 10F4h) [reset = 0h]
7
6
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Bit
Field
POL_INTPO_DAC
0-0
_SYNC_N_CD_1
2.16.615 Register 10F5h (offset = 10F5h) [reset = 2h]
7
6
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Bit
Field
OVR_SEL_INTPO_
1-1
DAC_SYNC_N_CD
_1
OVR_INTPO_DAC
0-0
_SYNC_N_CD_1
1202
Serial Interface Register Maps
Figure 2-2876. Register 10F1h
5
4
Table 2-2892. Register 10F1 Field Descriptions
Type
Reset
R/W
1h
R/W
0h
Figure 2-2877. Register 10F4h
5
4
Table 2-2893. Register 10F4 Field Descriptions
Type
Reset
R/W
0h
Figure 2-2878. Register 10F5h
5
4
Table 2-2894. Register 10F5 Field Descriptions
Type
Reset
R/W
1h
R/W
0h
Copyright © 2020, Texas Instruments Incorporated
3
2
OVR_SEL_INT
PO_DAC_SYN
Description
control to select whether the input function
intpo_dac_sync_n_cd_0 needs to be overriden ot not. 1
indicates override.
override value for intpo_dac_sync_n_cd_0 when
ovr_sel_intpo_dac_sync_n_cd_0 is made high
3
2
Description
polarity control for intpo_dac_sync_n_cd_1. 0 indicates pass
through from GPIO when selected 1 indicates inverted signal
3
2
OVR_SEL_INT
PO_DAC_SYN
Description
control to select whether the input function
intpo_dac_sync_n_cd_1 needs to be overriden ot not. 1
indicates override.
override value for intpo_dac_sync_n_cd_1 when
ovr_sel_intpo_dac_sync_n_cd_1 is made high
Submit Documentation Feedback
www.ti.com
1
0
OVR_INTPO_D
AC_SYNC_N_
C_N_CD_0
CD_0
R/W-1h
R/W-0h
1
0
POL_INTPO_D
AC_SYNC_N_
CD_1
R/W-0h
1
0
OVR_INTPO_D
AC_SYNC_N_
C_N_CD_1
CD_1
R/W-1h
R/W-0h
SBAU337 – May 2020

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents