Figure 9-16. Load Circuits For Pci Maximum Time Measurements; Table 9-22. Pci Timing Parameters - AMD Geode SC1200 Data Book

Processor
Table of Contents

Advertisement

Electrical Specifications
Symbol
Parameter
t
PCICLK to signal valid delay (on the bus)
VAL
t
(ptp)
PCICLK to signal valid delay (GNT#)
VAL
t
Float to active delay
ON
t
Active to float delay
OFF
t
Input setup time to PCICLK (on the bus)
SU
t
(ptp)
Input setup time to PCICLK (REQ#)
SU
t
Input hold time from PCICLK
H
t
PCIRST# active time after power stable
RST
t
PCIRST# active time after PCICLK stable
RST-CLK
t
PCIRST# active to output float delay
RST-OFF
Note 1. See the timing measurement conditions in Figure 9-17.
Note 2. Minimum times are evaluated with same load used for slew rate measurement (as shown in note 3 of Table ); max-
imum times are evaluated with the load circuits shown in Figure 9-16, for high-going and low-going edges respec-
tively.
Note 3. Not 100% tested.
Note 4. See the timing measurement conditions in Figure 9-18.
Note 5. PCIRST# is asserted and de-asserted asynchronously with respect to PCICLK (see Figure 9-19).
Note 6. All output drivers are asynchronously floated when PCIRST# is active.
t
(Max) Rising Edge
VAL
0.5" max.
Pin
Output
Buffer
Ω
25

Figure 9-16. Load Circuits for PCI Maximum Time Measurements

AMD Geode™ SC1200/SC1201 Processor Data Book

Table 9-22. PCI Timing Parameters

Min
2
2
2
7
6
0
1
100
10 pF
32579B
Max
Unit
Comments
11
ns
Note 1, Note 2
9
ns
Note 1, Note 2
ns
Note 1, Note 3,
28
ns
Note 1, Note 3,
ns
Note 4
ns
Note 4
ns
Note 4
ms
Note 3, Note 5
µs
Note 3, Note 5
40
ns
Note 3, Note 5, Note 6
t
(Max) Falling Edge
VAL
0.5" max.
Output
Buffer
10 pF
V
CC
Ω
25
391

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Geode SC1200 and is the answer not in the manual?

This manual is also suitable for:

Geode sc1201

Table of Contents

Save PDF