Figure 4-35 Hi Hardware-Dma Mode - Motorola DSP56012 User Manual

24-bit digital signal processor
Table of Contents

Advertisement

Parallel Host Interface
Host Interface (HI)
DMA
CONTROLLER
TRANSFER REQUEST
TRANSFER
ACKNOWLEDGE
• The HOREQ pin is NOT available for host processor interrupts.
• TREQ and RREQ select the direction of DMA transfer.
—DMA to DSP56012
—DSP56012 to DMA
—Simultaneous bidirectional DMA transfers are not permitted.
• Host processor software polled transfers are permitted in the opposite direction of the DMA transfer.
• 8-, 16-, or 24-bit transfers are supported.
• 16-, or 24-bit transfers reduce the DSP interrupt rate by a factor of 2 or 3, respectively.
4-60
MEMORY
R/W
CONTROL
ADDRESS
Characteristics of HI DMA Mode
Figure 4-35 HI Hardware–DMA Mode
DSP56012 User's Manual
+5 V
1 K
HOST INTERFACE
HOREQ
HACK
DATA
DSP56012
INTERNAL
ADDRESS
COUNTER
H[7:0]
AA0341k
MOTOROLA

Advertisement

Table of Contents
loading

Table of Contents