Interrupt Identification Register; Table 3-1. Fifo Operating Mode (Bits 7 To 5) - Renesas EMMA Mobile 1 User Manual

Multimedia processor for mobile applications uart interface
Table of Contents

Advertisement

3.2.3 Interrupt identification register

This register (IIR: 5000_0008H (UART0), 5001_0008H (UART1), 5002_0008H (UART2)) is used to identify
interrupt sources.
The FIFO operating mode and interrupt sources can be checked by reading this register.
When multiple interrupts sources are generated, the interrupt source that has the highest priority is output to this
register.
15
14
7
6
FIFOs Enabled[1:0]
Name
R/W
Reserved
R
FIFOs Enabled[1:0]
R
64 Byte FIFO Enabled
R
Reserved
R
Interrupt ID[3:0]
R
16
CHAPTER 3 REGISTERS
13
12
Reserved
5
4
64 Byte FIFO
Reserved
Enabled
Bit
After Reset
15:8
0
Reserved. When these bits are read, 0 is returned for each bit.
7:6
00b
Indicates the FIFO operating mode.
00b: Non-FIFO mode (16450 mode)
11b: 16-byte/64-byte FIFO mode (See bit 5.)
5
0
Indicates the FIFO operating mode. This bit is enabled when bits 7
and 6 are set to 11b.
0: 16-byte FIFO mode (16550 mode)
1: 64-byte FIFO mode
4
0
Reserved. When this bit is read, 0 is returned.
3:0
0001b
Among the interrupts that have occurred, these bits indicate the ID of
the interrupt source that has the highest priority.

Table 3-1. FIFO Operating Mode (Bits 7 to 5)

Bits 7 to 5
FIFO Operating Mode
000
Non-FIFO mode (16450 mode)
110
16-byte FIFO mode (16550 mode)
111
64-byte FIFO mode
User's Manual S19262EJ3V0UM
11
10
3
2
Interrupt ID[3:0]
Function
9
8
1
0

Advertisement

Table of Contents
loading

Table of Contents