Chapter 18 Reset Function; Block Diagram Of Reset Function - NEC PD789488 User Manual

Pd789489 subseries 8-bit single-chip microcontrollers
Table of Contents

Advertisement

The following two operations are available to generate reset signals.
(1) External reset input by RESET pin
(2) Internal reset by watchdog timer program loop time detection
External and internal reset have no functional differences. In both cases, program execution starts at the address
at 0000H and 0001H by RESET input.
When a low level is input to the RESET pin or the watchdog timer overflows, a reset is applied and each hardware
is set to the status shown in Table 18-1.
stabilization time just after reset release.
When a high level is input to the RESET pin, the reset is released and program execution is started after the
oscillation stabilization time (2
released after reset, and program execution is started after the oscillation stabilization time (2
Figures 18-2 to 18-4.)
Cautions 1. For an external reset, input a low level for 10
2. When the STOP mode is released by reset, the STOP mode contents are held during reset
input. However, the port pins become high impedance.
RESET
Count clock

CHAPTER 18 RESET FUNCTION

Each pin is high impedance during reset input or during oscillation
15
/f
) has elapsed. The reset applied by the watchdog timer overflow is automatically
X
Figure 18-1. Block Diagram of Reset Function
Reset controller
Watchdog timer
Stop
User's Manual U15331EJ4V1UD
µ
s or more to the RESET pin.
Over-
flow
15
/f
) has elapsed (see
X
Reset signal
Interrupt function
315

Advertisement

Table of Contents
loading

This manual is also suitable for:

Pd78f9488Pd78f9489Pd789489

Table of Contents