NEC PD75402A User Manual page 114

4-bit single-chip microcomputer
Table of Contents

Advertisement

(b) Serial bus interface control register (SBIC)
When the SBI mode is used, SBIC is set as shown below (see 5.5.3 (2) "Serial bus interface control register"
for full details of SBIC).
SBIC is manipulated by bit manipulation instructions.
Reset input clears the SBIC register to 00H.
The shaded area indicates bits used in the SBI mode.
Address
7
6
FE2H
BSYE
ACKD
Busy Enable Bit (R/W)
Remarks
(R)
Read only
(W)
Write only
(R/W) Read/write enabled
Bus release trigger bit (W)
The bus release signal (REL) trigger output control bit. The SO latch is set (1) by setting this
RELT
bit (RELT = 1), after which the RELT bit is automatically cleared (0).
Note
SB0 must not be set during a serial transfer: Ensure that it is set before a transfer is started or after it is
completed.
Command trigger bit (W)
The command signal (CMD) trigger output control bit. The SO latch is cleared (0) by setting
CMDT
this bit (CMDT = 1), after which the CMDT bit is automatically cleared (0).
Note
SB0 must not be set during a serial transfer: Ensure that it is set before a transfer is started or after it is
completed.
CHAPTER 5. PERIPHERAL HARDWARE FUNCTIONS
5
4
3
ACKE
ACKT
CMDD
Acknowledge Trigger Bit (W)
Acknowledge Enable Bit (R/W)
Acknowledge Detection Flag (R)
2
1
0
RELD
CMDT
RELT
Command Trigger Bit (W)
Bus Release Datection Flag (R)
Command Detection Flag (R)
Symbol
SBIC
Bus Release Trigger Bit (W)
103

Advertisement

Table of Contents
loading

This manual is also suitable for:

Pd75p402

Table of Contents