Timing For Watchdog Timer Interrupt Setup (Example); Panasonic - Panasonic MN10285K User Manual

Panax series microcomputer
Table of Contents

Advertisement

Interrupts
Interrupt Setup Examples
The main program normally gen-
erates and branches to the inter-
rupt start address.
MN102H75K/F75K/85K/F85K LSI User Manual
If the CPU accepts an interrupt, the program branches to address x'080008'.
The oscillator delay timer shares the counter for the watchdog timer. The
oscillator delay timer is activated when the circuit exits the STOP mode, so the
program must clear the WDID flag to 0 prior to entering the STOP mode. It must
also reclear WDID after returning to NORMAL mode. For further details, see
section 2-6, "Standby Function," in the MN10200 Series Linear Addressing
Version LSI User Manual.
RST
WD count
NWDEN (CPUM)
WDID (WDICR)
Interrupt servicing
Registers [R/W]
CPUM (W)
Sequence
(1)
Figure 2-7 Timing for Watchdog Timer Interrupt Setup (Example)
43

Panasonic

Clear
CPUM (W)
CPUM (W)
(2)
(3)
Panasonic Semiconductor Development Company
Overflow
(2)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mn102f75kMn102f85kMn102h75kMn102h85k

Table of Contents