Figure 5-10. Ahold-Initiated Inquire Hit To Shared Or Exclusive Line - AMD K5 Technical Reference Manual

Table of Contents

Advertisement

18524C/0—Nov1996
AHOLD-Initiated
Inquire Hit to Shared
or Exclusive Line
CLK
A31–A3
ADS
AHOLD
BE7–BE0
BRDY
D/C
D63–D0
EADS
HIT
HITM
INV
M/IO
W/R
CLK

Figure 5-10. AHOLD-Initiated Inquire Hit to Shared or Exclusive Line

Bus Cycle Timing
Figure 5-10 shows an example similar to Figure 5-9, minus the
address parity error, but this inquire cycle hits either a shared
or exclusive line in the cache, as indicated by the assertion of
HIT and the negation of HITM two clocks after the assertion of
EADS. The processor invalidates the cache line because sys-
tem logic asserts INV with EADS. The processor may drive a
new bus cycle as early as one clock after system logic negates
AHOLD.
Read
AMD-K5 Processor Technical Reference Manual
Inquire
5-159

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Amd-k5

Table of Contents