Spi Special Function Registers; Figure 27.7. Slave Mode Data/Clock Timing (Ckpha = 1) - Silicon Laboratories C8051T620 Manual

Full speed usb eprom mcu family
Hide thumbs Also See for C8051T620:
Table of Contents

Advertisement

SCK
(CKPOL=0, CKPHA=1)
SCK
(CKPOL=1, CKPHA=1)
MOSI
MISO
NSS (4-Wire Mode)

Figure 27.7. Slave Mode Data/Clock Timing (CKPHA = 1)

27.6. SPI Special Function Registers

SPI0 is accessed and controlled through four special function registers in the system controller: SPI0CN
Control Register, SPI0DAT Data Register, SPI0CFG Configuration Register, and SPI0CKR Clock Rate
Register. The four special function registers related to the operation of the SPI0 Bus are described in the
following figures.
C8051T620/1/6/7 & C8051T320/1/2/3
MSB
Bit 6
Bit 5
MSB
Bit 6
Bit 5
Rev. 1.2
Bit 4
Bit 3
Bit 2
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Bit 1
Bit 0
239

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the C8051T620 and is the answer not in the manual?

Questions and answers

Table of Contents