Interrupt Status Register 1 (Isr1); Interrupt Mask Register 1 (Imr1) - National Instruments Corporation GPIB-1014P User Manual

Table of Contents

Advertisement

Section Four

Interrupt Status Register 1 (ISR1)

VMEbus Address:
Attributes:

Interrupt Mask Register 1 (IMR1)

VMEbus Address:
Attributes:
7
6
CPT
APT
CPT IE
APT IE
ISR1 is composed of eight interrupt status bits. IMR1 is composed of eight interrupt enable bits
which directly correspond to the interrupt status bits in ISR1. As a result, ISR1 and IMR1 service
eight possible interrupt conditions, where each condition has an interrupt status bit and an interrupt
enable bit associated with it. If the Interrupt Enable bit is true when the corresponding status
condition or event occurs, a hardware interrupt request is generated. Bits in ISR1 are set and cleared
by the TLC regardless of the status of the interrupt enable bits in IMR1. If an interrupt condition
occurs at the same time ISR1 is being read, the TLC holds off setting the corresponding status bit
until the read has finished.
Bit
Mnemonic
7r
CPT
7w
CPT IE
© National Instruments Corporation
Base Address + 3 (hex)
Read Only,
Bits are cleared when read
Base Address + 3 (hex)
Write Only
5
4
DET
END RX
DET IE
END IE
Description
Command Pass-Through Bit
Command Pass-Through Interrupt Enable Bit
CPT is set on:
[UCG + ACG & (TADS + LADS)]
& undefined & ACDS & (CPTENAB)
+ UDPCF & SCG & ACDS & CPT ENAB
CPT is cleared by:
pon + (Read ISR1)
Notes:
UCG:
GPIB Universal Command Group message
ACG:
GPIB Addressed Command Group message
TADS:
GPIB Talker Addressed State
LADS:
GPIB Listener Addressed State
defined:
GPIB command automatically recognized and executed
by TLC
3
2
DEC
ERR
DEC IE
ERR IE
4-9
Register Bit Descriptions
1
0
R
DO
DI
DO IE
DI IE
W
GPIB-1014P User Manual

Advertisement

Table of Contents
loading

Table of Contents