Xilinx ZCU111 User Manual page 103

Table of Contents

Advertisement

Table D-4: ZCU111 U1 RFSoC Bank 84 ADCIO and Bank 87 DACIO Connections to XM500
ZU28DR
ZU28DR U1 Pin Name
U1 Bank
IO_L12N_AD0N_84_AP5
IO_L12P_AD0P_84_AP6
IO_L11N_AD1N_84_AR6
IO_L11P_AD1P_84_AR7
IO_L10N_AD2N_84_AV7
IO_L10P_AD2P_84_AU7
IO_L9N_AD3N_84_AV8
IO_L9P_AD3P_84_AU8
IO_L8N_HDGC_AD4N_84_AT6
IO_L8P_HDGC_AD4P_84_AT7
84
IO_L7N_HDGC_AD5N_84_AU5
IO_L7P_HDGC_AD5P_84_AT5
IO_L6N_HDGC_AD6N_84_AU3
IO_L6P_HDGC_AD6P_84_AU4
IO_L5N_HDGC_AD7N_84_AV5
IO_L5P_HDGC_AD7P_84_AV6
IO_L4N_AD8N_84_AU1
IO_L4P_AD8P_84_AU2
IO_L3N_AD9N_84_AV2
IO_L3P_AD9P_84_AV3
ZCU111 Board User Guide
UG1271 (v1.1) August 6, 2018
ZCU111 Board (with LPAF)
ZU28DR
U1 Pin
AP5
AP6
AR6
AR7
AV7
AU7
AV8
AU8
AT6
AT7
AU5
AT5
AU3
AU4
AV5
AV6
AU1
AU2
AV2
AV3
www.xilinx.com
Mated
Conns
ZCU111 Net
ZCU111
LPAF/M
Name
LPAF
Pin
A2
ADCIO_00
ADCIO_01
A4
B1
ADCIO_02
B3
ADCIO_03
ADCIO_04
B5
ADCIO_05
C2
C4
ADCIO_06
D1
ADCIO_07
ADCIO_08
D3
D5
ADCIO_09
J47
E2
ADCIO_10
E4
ADCIO_11
ADCIO_12
F1
F3
ADCIO_13
F5
ADCIO_14
ADCIO_15
G2
ADCIO_16
G4
H1
ADCIO_17
H3
ADCIO_18
ADCIO_19
H5
Appendix D: HW-FMC-XM500
XM500 RFMC Card (with LPAM)
XM500
2x10
XM500
LPAM
Header Pin
Header
1
3
5
7
9
11
13
15
17
J10 2x10
19
J333
Male-Pin
20
Header
18
16
14
12
10
8
6
4
2
Send Feedback
103

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents