Halt Operation - Motorola MC68030 User Manual

Enhanced 32-bit microprocessor
Hide thumbs Also See for MC68030:
Table of Contents

Advertisement

Bus Operation
S0
CLK
A31-A0
FC2-FC0
SIZ1–SIZ0
R/W
ECS
OCS
AS
DS
STERM
D31–D0
BERR
HALT

7.5.3 Halt Operation

When HALT is asserted and BERR is not asserted, the MC68030 halts external bus activity
at the next bus cycle boundary. HALT by itself does not terminate a bus cycle. Negating and
reasserting HALT in accordance with the correct timing requirements provides a single-step
(bus cycle to bus cycle) operation. The HALT signal affects external bus cycles only; thus,
a program that resides in the instruction cache and performs no data writes (or reads that
miss in the data cache) may continue executing, unaffected by the HALT signal.
7-93
S1
S2
S3
READ CYCLE
RETRY SIGNALED
Figure 7-55. Synchronous Late Retry
MC68030 USER'S MANUAL
S0
HALT
RETRY CYCLE
S1
S2
S3
MOTOROLA

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents