Rom & Sram With Muxed Address & Data Bus Connection - Samsung S3C2501X User Manual

32-bit risc microprocessor
Table of Contents

Advertisement

MEMORY CONTROLLER
Figure 5-9. illustrates a connection between S3C2501X and muxed bus ROM & SRAM.
Figure 5-9. ROM & SRAM with Muxed Address & Data Bus Connection
If the external I/O use nReady signal insteady of nWait, you must select nReady in WAITCON register of
memory controller.
ADDR[23] bit is used the address latch enable(ALE) signal to latch an address for the ROM and SRAM
which have the muxed bus structure.
5-20
S3C2501X
ADDR[23]/ALE
DATA[7:0]
nOE
nRCS
nWBE
nREADY
NOTE
ALE
DATA[7:0]
nOE
ROM
&
nCS
SRAM
nWBE
nREADY
S3C2501X

Advertisement

Table of Contents
loading

Table of Contents