Table 8.2. Versa J9 Header Pin Connections - Lattice Semiconductor MachXO5-NX User Manual

Hide thumbs Also See for MachXO5-NX:
Table of Contents

Advertisement

MachXO5-NX Development Board
Preliminary Evaluation Board User Guide
Notes:
*
Net is optionally connected to power source through resistor DNI.
**
Net is optionally connected to power source through resistor DI.

Table 8.2. Versa J9 Header Pin Connections

J9 Pin Number
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
Notes:
*
Net is optionally connected to power source through resistor DNI.
**
Net is optionally connected to power source through resistor DI.
© 2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
22
Net Name
HPE_RESOUT#
GND
EXPCON_IO0
EXPCON_IO1
EXPCON_IO2
EXPCON_IO3
EXPCON_IO4
EXPCON_IO5
EXPCON_IO6
EXPCON_IO7
EXPCON_IO8
EXPCON_IO9
EXPCON_IO10
EXPCON_IO11
EXPCON_IO12
EXPCON_IO13
EXPCON_IO14
EXPCON_IO15
GND
EXPCON_3V3**
EXPCON_IO16
GND
EXPCON_IO17
GND
EXPCON_IO18
GND
EXPCON_IO19
EXPCON_IO20
EXPCON_IO21
GND
EXPCON_IO22
EXPCON_IO23
EXPCON_IO24
GND
EXPCON_IO25
EXPCON_IO26
EXPCON_IO27
CARDSEL#*
EXPCON_IO28
GND
MachXO5-25 Ball Location
F5
D3
E4
C3
C2
A4
E5
F6
C5
B2
A2
B3
A3
B4
D5
A5
B5
A6
B6
A7
A8
C6
B8
B9
A9
D6
C8
E7
E8
E6
FPGA-EB-02052-0.90

Advertisement

Table of Contents
loading

Table of Contents