Lookup Table Offset Register - Intel 21555 User Manual

Non-transparent pci-to-pci bridge
Table of Contents

Advertisement

List of Registers
Table 53. I/O CSR
• Byte Offset: 027:026h
Bit
0
1
7:2
8
9
15:10
Table 54. Lookup Table Offset Register
Table 54
and
transactions, although memory transactions can use either this mechanism or direct access of the lookup
table.
• Byte Offset: 028h
Bit
Name
7:0
LUT_OFFSET
146
Name
R/W
Downstream
I/O Own Bit
R
Status
Downstream
R/W
I/O Control
Reserved
R
Upstream
R
I/O Own Bit
Status
Upstream
R/W
I/O Control
Reserved
R
Table 55
are registers that provide a method for the lookup table to be accessed using I/O
R/W
R/W
Description
This bit reflects the status of the Secondary Own bit used for
generating I/O transaction on the secondary bus.
• When 0, the Downstream I/O Address and Downstream I/O
Data registers are not owned.
• When 1, the Downstream I/O Address and Downstream I/O
Data registers are owned by a master.
Enables the 21555 to perform downstream indirect I/O transactions.
• When 0, the 21555 will not initiate a I/O transaction on the
secondary interface when the Downstream I/O Data register is
accessed. The Downstream I/O Data register is treated as a
reserved register.
• When 1, the 21555 is enabled to perform downstream I/O
transactions when the Downstream I/O Data register is
accessed with an I/O transaction.
• Reset value is 0
Reserved. Read only as 0.
This bit reflects the status of the Primary Own bit used for generating
I/O transaction on the Primary bus.
• When 0, the Upstream I/O Address and Upstream I/O Data
registers are not owned.
• When 1, the Upstream I/O Address and Upstream I/O Data
registers are owned by a master.
Enables the 21555 to perform upstream indirect I/O transactions.
• When 0, the 21555 will not initiate an I/O transaction on the
primary interface when the Upstream I/O Data register is
accessed. The Upstream I/O Data register is treated as a
reserved register.
• When 1, the 21555 is enabled to perform upstream I/O
transactions when the Upstream I/O Data register is accessed
with an
I/O transaction.
• Reset value is 0
Reserved. Read only as 0.
Description
This register contains the byte offset of the Lookup Table entry to be
accessed. The access is initiated when the Lookup Table Data register
is either read or written. This register should be written before the
Lookup Table Data register is accessed.
21555 Non-Transparent PCI-to-PCI Bridge User Manual

Advertisement

Table of Contents
loading

Table of Contents