Intel Agilex Series Configuration User Manual page 19

Table of Contents

Advertisement

2. Intel Agilex Configuration Details
683673 | 2021.10.29
The SDM drives Intel Agilex device configuration.
Power-On Status
The power-on reset (POR) holds the Intel Agilex device in the reset state until the power supply outputs are within the
recommended operating range.
meet the
t
RAMP
For more information about POR refer to the Intel Agilex Power Management User Guide. For more information about
refer to the Intel Agilex Device Datasheet.
Initial Configuration Timing
The first section of the figure shows the expected timing for initial configuration after a normal power-on reset . Initially, the
application logic drives the
reflects the current configuration state.
Note:
To receive a valid
is powered up to the recommended operating condition and after the maximum POR delay specification is met. For more
information, refer to the POR delay specification in Intel Agilex Device Data Sheet.
When an error occurs,
The numbers in the Initial Configuration part of the timing diagram mark the following events:
1. The SDM boots up and samples the
not sample the
2. With the
nCONFIG
Send Feedback
defines the maximum power supply ramp time. If power supplies ramp time do not
t
RAMP
time, the Intel Agilex device I/O pins state is unknown.
signal low (POR). Under normal conditions
nCONFIG
nCONFIG
response from the device, your host must only monitor this signal after the device power group 3
nSTATUS
pulses low and asserts high when the device is ready to accept reconfiguration.
nSTATUS
MSEL
pins again until the next power cycle.
MSEL
signal low, the SDM enters Idle mode after booting.
must only change when it has the same value as
signals to determine the specified FPGA configuration scheme. The SDM does
follows
because
nSTATUS
nCONFIG
.
nSTATUS
Intel
®
Agilex
Configuration User Guide
t
RAMP
nSTATUS
19

Advertisement

Table of Contents
loading

Table of Contents