Simple Clk Generation; Generic Clk Generation; 11.2.7 Pstx Encoding - Motorola M68060 User Manual

Table of Contents

Advertisement

Applications Information
11.2.6 Clocking
For systems which have PCLK-to-BCLK skew controlled by a phase-locked-loop (PLL)
clock generator such as the 88915 or 88916, it is possible to connect the PCLK of the
MC68040 to the MC68060 CLK input as shown in Figure 11-8. Otherwise, the MC68060
CLK must be generated by an 88915 PLL as shown in Figure 11-9.
EXISTING
MC68040
SYSTEM
Appropriate generation of the CLKEN signal to enable 1/2-speed operation is easily
achieved by delaying the MC68040 BCLK by 5 ns before feeding it into the CLKEN input of
the MC68060.
Be aware that a clock skew exists between CLK and BCLK. The MC88915 can only control
the skew to within 1 ns. Figure 11-10 shows the relationship between BCLK and CLKEN.

11.2.7 PSTx Encoding

PSTx signal encoding is different between the MC68060 and MC68040. This should not
affect normal applications because PSTx signals are not used for bus control logic.
11-14
EXISTING
MC68040
SYSTEM
BCLK
PCLK
Figure 11-8. Simple CLK Generation
VIRTUAL MC68040
FEEDBACK
BCLK
SYNC0
Figure 11-9. Generic CLK Generation
M68060 USER'S MANUAL
VIRTUAL MC68040
5 NS
CLKEN
CLK
5 ns
Q0
2XQ
MC68060
MC68060
CLKEN
CLK
MOTOROLA

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mc68060Mc68lc060Mc68ec060

Table of Contents