Motorola M68060 User Manual page 290

Table of Contents

Advertisement

Command
Force all the processor outputs to high-impedance state
This command causes the processor to three-state all output pins and ignore all input pins. This com-
$0D
mand does not apply to the debug command interface pins. This forces the processor into a state where
an emulator can generate system bus cycles by driving the appropriate pins. This command must be is-
sued only when the processor is halted.
Release all the processor outputs from high-impedance state
$0E
This command causes the processor to re-enable all output pins and begin sampling all the input pins.
This command must be issued only when the processor is halted.
Negate the effects of the Disable commands
$0F
This command causes the processor to disable the effects of the commands from $10 to $17.
Disable instruction cache
$10
This command forces the processor to run with the instruction cache disabled. The $0F command ne-
gates the effect of this command. This command must be issued only when the processor is halted.
Disable data cache
$11
This command forces the processor to run with the data cache disabled. The $0F command negates the
effect of this command. This command must be issued only when the processor is halted.
Disable instruction ATC
$12
This command forces the processor to run with the instruction ATC disabled. The $0F command negates
the effect of this command. This command must be issued only when the processor is halted.
Disable data ATC
$13
This command forces the processor to run with the data ATC disabled. The $0F command negates the
effect of this command. This command must be issued only when the processor is halted.
Disable write buffer
This command forces the processor to run with the store buffers disabled. This command operation is
$14
equivalent to that provided by the cache control register (CACR) bit 29. The $0F command negates the
effect of this command. This command must be issued only when the processor is halted.
Disable branch cache
$15
This command forces the processor to run with the branch cache disabled. The $0F command negates
the effect of this command. This command must be issued only when the processor is halted.
Disable FPU
$16
This command forces the FPU-disabled operation. The $0F command negates the effect of this com-
mand. This command must be issued only when the processor is halted.
Disable secondary OEP
$17
This command disables superscalar operation. The $0F command negates the effect of this command.
This command must be issued only when the processor is halted.
trace -> normal trace; bkpt -> normal breakpoint
$18
Both the trace and breakpoint exceptions operate normally. This command must be issued only when
the processor is halted.
trace -> normal trace; bkpt -> bkpt with emulator mode entry
The trace exception operates normally. A breakpoint exception operates using vector offset $30, in ad-
$19
dition, the processor enters the emulator mode. This command must be issued only when the processor
is halted.
trace -> normal trace with emulator mode entry; bkpt -> normal breakpoint
$1A
The breakpoint exception operates normally. A trace exception operates normally; in addition, the pro-
cessor enters the emulator mode. This command must be issued only when the processor is halted.
trace -> normal trace with emulator mode entry; bkpt -> bkpt with emulator mode entry
The trace exception operates normally. The breakpoint exception operates using vector offset $30. In
$1B
addition, when either of these exceptions are taken, the processor enters the emulator mode. This com-
mand must be issued only when the processor is halted.
Generate an emulator interrupt
$1C–$1F
Take an emulator interrupt exception.
MOTOROLA
IEEE 1149.1 Test (JTAG) and Debug Pipe Control Modes
Table 9-5. Command Summary (Continued)
M68060 USER'S MANUAL
Command Operation
9-29

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mc68060Mc68lc060Mc68ec060

Table of Contents