Caution - Fujitsu MB91460 SERIES FR60 User Manual

32-bit microcontroller
Table of Contents

Advertisement

Chapter 20 Software Watchdog Timer

8.Caution

8. Caution
• Although the watchdog interval time corresponds to the one twice as long as the watchdog 1-bit counter, the
watchdog timer clear operation only clears the 1-bit counter used for detecting the watchdog. As a result, the
time margin to clear the watchdog timer is different from the interval time.
Watchdog interval time selection
Time margin to clear the watchdog timer
WT1-WT0
00
01
10
11
• The watchdog timer is started once data is written in the watchdog timer control register.
• The watchdog timer control register is also the reset cause register and the status (INIT, HSTB, WDOG,
ERST, SRST and LINIT) is set to "0" when it is read.
• The watchdog reset holds the oscillation stability wait time.
(Refer to
"Chapter 18 Timebase Counter (Page
• The watchdog reset from the main RUN or the sub-RUN where the main clock oscillation is in process
cannot have the oscillation stability wait time because the main clock is oscillating.
• Refer to "
Chapter 19 Timebase Timer (Page No.263)
count source for the watchdog timer.
• Clearing the timebase counter causes the watchdog reset timing to be postponed once.
282
Φ × 2
20
(Initial value)
Φ × 2
22
Φ × 2
24
Φ × 2
26
Interval time during which the watchdog
reset is generated
Φ × 2
Φ × 2
Φ × 2
Φ × 2
No.249)".)
" for the method of clearing the timebase counter that is the
20
to Φ × 2
21
22
to Φ × 2
23
24
to Φ × 2
25
26
to Φ × 2
27

Advertisement

Table of Contents
loading

This manual is also suitable for:

Fr60Mb91460 series

Table of Contents