Bit No.
Bit Name
Bits[8:7]
BCLK frequency
(master)
Bits[6:5]
Reserved
Bit[4]
Dither enable
Bits[3:2]
Synchronous port
clock select
Bit[1]
8ch TDM enable
Bit[0]
Reserved
Address 0x000D Reserved (Default: 0x0721)
Address 0x0018 Audio Mute Control 1 Register (Default: 0x7F00)
Table 48.
Bit No.
Bit Name
Bits[15:8]
PWM output
latency
Bits[7:6]
Reserved
Bit[5]
PWM zero
enable
Bit[4]
Mute clear select
ADAV4601 System Design Document
Rev.1 August 2009
Description
Used to set the BCLK frequency when the synchronous serial port is in
master mode.
00b = 64 × frequency sample, FS, (3.072 MHz)
01b = 128 × FS (6.144 MHz)
10b = 256 × FS (12.288 MHz)
11b = reserved
Always write as 0 if writing to this register.
When set to 1, it performs dithering on the digital output when
the word width
is set to 20 bits or 16 bits. This reduces the effect of truncation
noise.
0b = disabled
1b = enabled
Used to select the serial clocks used for the synchronous digital
inputs.
00b = uses LRCLK0 and BCLK0
01b = uses LRCLK1 and BCLK1
10b = uses LRCLK2 and BCLK2
11b = reserved
When set to 1, Time Division Multiplexing mode is enabled.
0b = disabled
1b = enabled
Always write as 0 if writing to this register.
Description
Set the delay from the 50/50 duty-cycle square wave to zero on GND
when the output
is muted and Bit[5] is set to 1.
0x00 = 1.066 ms
0x01 = 2.133 ms
...
0x5F = 101.33 ms
...
0xFE = 270.93 ms
0xFF = 272 ms
Always write as 0 if writing to this register.
Used to specify the final condition of the PWM channels after a mute.
0b = PWM not zeroed after audio mute
1b = PWM zeroed after audio mute
Mute clear select bit. When the mute pin is used to mute the device,
the part can be
unmuted in two ways, depending on the condition of this bit.
0b = mute pin rising edge clears mute bit
1b = mute clear gated by clear mute bit
Analog Devices
Default
00
00
0
0
0
0
Default
01011111
00
0
0
Confidential Information
Page 94
Need help?
Do you have a question about the ADAV4601 and is the answer not in the manual?
Questions and answers