Mitsubishi Electric MELSEC-Q/L Programming Manual page 879

Hide thumbs Also See for MELSEC-Q/L:
Table of Contents

Advertisement

Processing details
In multiple CPU system, data stored in a device specified by another CPU (n) (D1) or later is stored by the number of read
points specified by (S1)+1 into a device specified by host CPU (S2) or later.
Start device number of the
storage location for write data
S2
Host CPU
(CPU that requests writing)
Number of write points
S1 +1
• Whether to complete the D(P).DDRD instruction normally can be checked by the completion device ((D2)+0) and
completion status display device ((D2)+1).
• Completion device ((D2)+0)
Turns on at END processing in the scan where the instruction has been completed, and turns off at the next END processing.
• Completion status display device ((D2)+1)
This device turns on/off depending on the status upon completion of the instruction.
Normal completion: Off
Error completion: Turns on at END processing in the scan where the instruction has been completed, and turns off at the next END processing. (At error
completion, an error code is stored at control data ((S1)+0): Completion status).)
• The number of blocks used for the instruction depends on the number of read points. (Page 861 Overview)
Number of blocks used for the instruction
Number of read points specified by the instruction
1 to 100
• The instruction will be completed abnormally when there are no empty blocks in the multiple CPU high speed transmission
area. Set the number of blocks used for the instruction at special registers (SD796 to SD799), and use the special relays
(SM796 to SM799) as an interlock prevent error completion (Page 861 Overview)
Another CPU n
(CPU to be read)
D(P).DDRD instruction
1
10 MULTIPLE CPU HIGH-SPEED TRANSMISSION DEDICATED INSTRUCTIONS
Start device number of the storage
location where write data has stored
D1
10.3 Reading Devices from Another CPU
10
877

Advertisement

Table of Contents
loading

Table of Contents