Part 3.23: Alinx Customized Fan - Alinx ZYNQ UltraScale+ User Manual

Fpga development board
Hide thumbs Also See for ZYNQ UltraScale+:
Table of Contents

Advertisement

The functions of each power distribution are shown in the following table:
Power
+5.0V
+1.8V
+3.3V
+1.2V

Part 3.23: ALINX Customized Fan

Because AXU5EV-P generates a lot of heat when it works normally, we
add a heat sink and fan to the chip on the board to prevent the chip from
overheating. The control of the fan is controlled by the ZYNQ chip. The control
pin is connected to the IO of the BANK44 (AG14). If the IO level output is high,
the MOSFET is turned on and the fan is working. If the IO level output is low,
the fan stops. The fan design on the board is shown in Figure 3-23-1.
The fan has been screwed to the FPGA development board before leaving
the factory. The power of the fan is connected to the socket of J42. The red is
positive and the black is negative.
65 / 66
ZYNQ Ultrascale + FPGA Board AXU5EV-P User Manual
Ethernet, USB2.0, BANK66 of Core Board
Ethernet, USB2.0, SD, DP, CAN, RS485
Figure 3-23-1:Fan Design Schematic
Function
USB power supply
BANK65 of Core Board
www.alinx.com

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the ZYNQ UltraScale+ and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Axu5ev-pZynq ultrascale+ axu5ev-pZynq ultrascale+ axu5ev-e

Table of Contents