Table of Contents

Advertisement

GE M
S
EDICAL
YSTEMS
D
2380207, R
IRECTION
EVISION
5-4-4

ATD

THV High
THV Low
ECL CLK 40M Q1
ECL to TIL
ECL CLK 40MQ2
JUSC Address
JUSC Data
Board Select
5-4-4-1
Overview
The ATD ASSY (Advanced Transmit Driver) generate bipolar transmit pulse for probe. This ASSY has
64 channels transmit signal drivers, Transmit Pulse Generator ASIC, control FPGA and so on. Transmit
pulse are generated by TPG2 ASIC. Each TPG2 ASIC makes 16 channels signals, so total 4 ASIC are
used in ATD assy. All of control informations for pulse generation, pulse width, time delay of each
channel are come from FEC in real time via backplane. The control FPGA, TXIC FPGA provide interface
between FEC and TPG2 ASICs and control operation condition of ATD assy
Main items are
7
HV Switch
Circuit
FPGA
Address
Controller
Buffer
Controller
Figure 5-8 ATD Block Diagram
*
TXIC FPGA : Interface and controller FPGA. This FPGA provide the interface with FEC
assy that master of scan control.
*
TPG2 ASIC: A TPG2 ASIC can generate 16 channels logic level transmit pulse signal.
This ASIC use 2 phase 40MHz clocks for transmit delay control and pulse generation.
40Mhz operation clocks are come from FEC assy via backplane.
*
Transmit Pulse Driver : TPG2 ASIC generated logic level signal for transmit pulse. So this
signal need to be expanded to high voltage signal. Driver circuit make logic level signal to
high voltage level signal.
*
THV Switch : LOGIQ5 system use dual transmit high voltage for transmit driver because
B mode and CFM mode use different voltage level of transmit pulse. So in duplex of triplex
mode, B/CFM or B/DOP, Low THV and High THV are switched in ATD assy in real time.
Chapter 5 Components and Functions (Theory)
TPG2
TPG1
FET Driver x 16ch
+TxP[15:0]
CLKQ2
FET Driver x 16ch
-TxP[15:0]
CS
CLMP[15:0]
ADDR
FET Driver x 16ch
DATA[15:0]
TPG2
TPG1
FET Driver x 16ch
+TxP[15:0]
CLKQ2
FET Driver x 16ch
-TxP[15:0]
CS
CLMP[15:0]
ADDR
FET Driver x 16ch
DATA[15:0]
TPG2
TPG1
FET Driver x 16ch
+TxP[15:0]
CLKQ2
FET Driver x 16ch
-TxP[15:0]
CS
CLMP[15:0]
ADDR
FET Driver x 16ch
DATA[15:0]
TPG2
TPG1
FET Driver x 16ch
+TxP[15:0]
CLKQ2
-TxP[15:0]
FET Driver x 16ch
CS
CLMP[15:0]
ADDR
FET Driver x 16ch
DATA[15:0]
LOGIQ™5 PRO S
ERVICE
Tx Pulse[63:48]
Tx Pulse[47:32]
Tx Pulse[31:16]
Tx Pulse[15:00]
M
ANUAL
5-9

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents