STC8A8K64D4 Series Manual
UR2RIF: UR2R_DMA interrupt request flag bit. When UR2R_DMA receives data, the hardware will automatically set
UR2RIF to 1. If the UR2R_DMA interrupt is enabled, it will enter the interrupt service routine. The flag bit needs
to be cleared by software
RXLOSS: UR2R_DMA receive data discard flag. During the UR2R_DMA operation, when the XRAM bus is too busy
to clear the receive FIFO of the UR2R_DMA and the data received by the UR2R_DMA is automatically discarded,
the hardware will automatically set RXLOSS to 1. The flag bit needs to be cleared by software
23.6.10 UR2R_DMA transfer total byte register (DMA_UR2R_AMT)
Symbol
Address
DMA_UR2R_AMT
FA4BH
DMA_UR2R_AMT:
Set
Note: The actual number of bytes is (DMA_UR2R_AMT+1), that is, when DMA_UR2R_AMT is set to 0, 1
byte is transferred, and when DMA_UR2R_AMT is set to 255, 256 bytes are transferred.
23.6.11
UR2R_DMA
(DMA_UR2R_DONE)
Symbol
Address
DMA_UR2R_DONE
FA4CH
DMA_UR2R_DONE: The number of bytes that have been received currently.
23.6.12 UR2R_DMA Receive Address Registers (DMA_UR2T_RXAx)
Symbol
Address
DMA_UR2R_RXAH
FA4DH
DMA_UR2R_RXAL
FA4EH
DMA_UR2R_RXA: Set the target address for automatically receiving data. Data will be written from this address when
performing a UR2R_DMA operation.
B7
B6
B5
the
number
of
data
transfer
B7
B6
B7
B6
B4
B3
bytes
that
need
complete
B5
B4
B3
B5
B4
B3
ADDR[15:8]
ADDR[7:0]
B2
B1
B0
to
automatically
receive.
byte
register
B2
B1
B0
B2
B1
B0
- 650 -
Need help?
Do you have a question about the micro STC8A8K64D4 Series and is the answer not in the manual?