Xilinx ML310 User Manual page 67

Virtex-ll pro embedded development platform
Hide thumbs Also See for ML310:
Table of Contents

Advertisement

High-Speed I/O
ML310 User Guide
UG068 (v1.01) August 25, 2004
All manuals and user guides at all-guides.com
Table 2-31: PM1 Pinout (Continued)
PM1 Pin
FPGA Pin
D4
G25
D5
A8
D6
B8
D7
D7
D8
F9
D9
E8
D10
D8
D11
D17
D12
E17
D13
A27
D14
A26
D15
A14
D16
A13
D17
AK4
D18
AK5
D19
AK17
D20
AK18
F1
J24
F2
J23
F3
H10
F4
H9
F5
C8
F6
F7
F7
G12
F8
G10
F9
B16
F10
NC
F11
F15/AH15
F12
G15/AJ15
F13
A20
F14
A19
F15
A7
F16
A6
Pin Description
ML310 Schematic Net
IO_L02N_7
PM_IO_85
IO_L44N_1
PM_IO_3V_21
IO_L44P_1
PM_IO_3V_20
IO_L08P_1
PM_IO_3V_8
IO_L07P_1
PM_IO_3V_6
IO_L03P_1
PM_IO_3V_2
IO_L38P_1
PM_IO_3V_14
IO_L67P_0
PM_IO_78
IO_L67N_0
PM_IO_79
TXNPAD4
TXNPAD4_A27
TXPPAD4
TXPPAD4_A26
TXNPAD7
TXNPAD7_A14
TXPPAD7
TXPPAD7_A13
RXNPAD16
RXNPAD16_AK4
RXPPAD16
RXPPAD16_AK5
RXNPAD19
RXNPAD19_AK17
RXPPAD19
RXPPAD19_AK18
IO_L05P_7
PM_IO_88
IO_L05N_7
PM_IO_89
IO_L09P_1
PM_IO_3V_10
IO_L06P_1
PM_IO_3V_4
IO_L38N_1
PM_IO_3V_15
IO_L02P_1
PM_IO_3V_0
IO_L45N_1
PM_IO_3V_23
IO_L09N_1
PM_IO_3V_11
GCLK6S
PM_CLK_TOP
NC
NC
GCLK3P/1S
LVDS_CLKEXT_N
GCLK2S/0P
LVDS_CLKEXT_P
TXNPAD6
TXNPAD6_A20
TXPPAD6
TXPPAD6_A19
TXNPAD9
TXNPAD9_A7
TXPPAD9
TXPPAD9_A6
www.xilinx.com
1-800-255-7778
R
FPGA Bank
V
CCO
2.5V
3V
3V
3V
3V
3V
3V
2.5V
2.5V
2.5V
2.5V
3V
3V
3V
3V
3V
3V
2.5V
NC
2.5V
2.5V
67

Advertisement

Table of Contents
loading

Table of Contents