Xilinx ML310 User Manual page 34

Virtex-ll pro embedded development platform
Hide thumbs Also See for ML310:
Table of Contents

Advertisement

R
34
All manuals and user guides at all-guides.com
The PPC405 JTAG (Joint Test Action Group) Debug port complies with IEEE standard
1149.1-1990, IEEE Standard Test Access Port and Boundary Scan Architecture. This
standard describes a method for accessing internal chip resources using a four-signal or
five-signal interface. The PPC405 JTAG Debug port supports scan-based board testing and
is further enhanced to support the attachment of debug tools. These enhancements comply
with the IEEE 1149.1 specifications for vendor-specific extensions and are compatible with
standard JTAG hardware for boundary-scan system testing.
The PPC405 JTAG debug port supports the four required JTAG signals: TCK, TMS, TDI,
and TDO. It also implements the optional TRST signal. The frequency of the JTAG clock
signal can range from 0 MHz (DC) to one-half of the processor clock frequency. The JTAG
debug port logic is reset at the same time the system is reset, using TRST. When TRST is
asserted, the JTAG TAP controller returns to the test-logic reset state.
Refer to the PPC405 Processor Block Manual for more information on the JTAG debug-port
signals. Information on JTAG is found in the IEEE standard 1149.1-1990.
Figure 2-9
shows a 38-pin Mictor connector that combines the CPU Trace and the CPU
Debug interfaces for high-speed, controlled-impedance signaling. For more information
functions: starting and stopping the processor, single-stepping instruction execution on the
trace-debug capabilities, how trace-debug works, and how to connect an external trace
tool, see the RISCWatch Debugger User's Guide.
TRC_TS6
TRC_TS5
TRC_TS4
TRC_TS3
TRC_TS2E
TRC_TS1E
TRC_TS2O
TRC_TS1O
ATD 16
ATD 17
2.5V
ATD 18
ATD 19
TRC_VSENSE
TRC_CLK
Figure 2-9: Combined Trace/Debug Connector Pinout
3. Virtex-II Pro Platform FPGA Documentation - Volume 2(a): PPC405 User Manual, March 2002 Release, p. 557.
Chapter 2: ML310 Embedded Development Platform
GND, G1, G2, G3, G4, G5
MICTOR 38
038
036
034
032
030
028
026
024
022
020
018
016
014
012
010
008
006
004
002
www.xilinx.com
1-800-255-7778
(3)(3)
037
ATD_8
035
ATD_9
033
ATD_10
031
ATD_11
029
ATD_12
027
ATD_13
025
ATD_14
023
ATD_15
021
CPU_TRST_N
019
CPU_TDI
017
CPU_TMS
015
CPU_TCK
013
011
CPU_TDO
009
007
005
CPU_HALT_N
003
001
UG068_05_20_073004
ML310 User Guide
UG068 (v1.01) August 25, 2004

Advertisement

Table of Contents
loading

Table of Contents