Xilinx ML310 User Manual page 66

Virtex-ll pro embedded development platform
Hide thumbs Also See for ML310:
Table of Contents

Advertisement

R
66
All manuals and user guides at all-guides.com
Table 2-31: PM1 Pinout (Continued)
PM1 Pin
FPGA Pin
A11
H16
A12
J16
A13
A25
A14
A24
A15
A12
A16
A11
A17
AK6
A18
AK7
A19
AK19
A20
AK20
C1
D28
C2
C27
C3
H11
C4
E10
C5
F8
C6
E9
C7
G11
C8
G9
C9
C18
C10
D18
C11
D11
C12
E12
C13
A18
C14
A17
C15
A5
C16
A4
C17
AK13
C18
AK14
C19
AK26
C20
AK27
D1
D30
D2
D29
D3
G26
Chapter 2: ML310 Embedded Development Platform
Pin Description
ML310 Schematic Net
IO_L69P_0
PM_IO_82
IO_L69N_0
PM_IO_83
RXPPAD4
RXPPAD4_A25
RXNPAD4
RXNPAD4_A24
RXPPAD7
RXPPAD7_A12
RXNPAD7
RXNPAD7_A11
TXPPAD16
TXPPAD16_AK6
TXNPAD16
TXNPAD16_AK7
TXPPAD19
TXPPAD19_AK19
TXNPAD19
TXNPAD19_AK20
IO_L06P_7
PM_IO_90
IO_L06N_7
PM_IO_91
IO_L39P_1
PM_IO_3V_16
IO_L37P_1
PM_IO_3V_12
IO_L02N_1
PM_IO_3V_1
IO_L03N_1
PM_IO_3V_3
IO_L39N_1
PM_IO_3V_17
IO_L06N_1
PM_IO_3V_5
IO_L68P_0
PM_IO_80
IO_L68N_0
PM_IO_81
IO_L43N_1
PM_IO_3V_19
IO_L46P_1
PM_IO_3V_24
RXPPAD6
RXPPAD6_A18
RXNPAD6
RXNPAD6_A17
RXPPAD9
RXPPAD9_A5
RXNPAD9
RXNPAD9_A4
TXPPAD18
TXPPAD18_AK13
TXNPAD18
TXNPAD18_AK14
TXPPAD21
TXPPAD21_AK26
TXNPAD21
TXNPAD21_AK27
IO_L31P_7
PM_IO_92
IO_L31N_7
PM_IO_93
IO_L02P_7
PM_IO_84
www.xilinx.com
1-800-255-7778
FPGA Bank
V
CCO
2.5V
2.5V
2.5V
2.5V
3V
3V
3V
3V
3V
3V
2.5V
2.5V
3V
3V
2.5V
2.5V
2.5V
ML310 User Guide
UG068 (v1.01) August 25, 2004

Advertisement

Table of Contents
loading

Table of Contents