Interrupt Identification - GE Mini COM Express 10 Hardware Reference Manual

Table of Contents

Advertisement

Bit
Name
7:06
FIFO
TX_DMA
5:0
RX_DMA
4:0
3:01
ID
0:0
NPEND
58
GFK-2896
For public disclosure

6.7.4 Interrupt Identification

This register provides the status and source of the highest-priority pending UART
interrupt.
The various UART interrupt indications are cleared in different manners, depending upon
the source of the interrupt. A receiver line status interrupt is cleared by reading the Line
Status register. The receiver data available interrupt is cleared by reading the Receive
Buffer register, or when the FIFO falls below the trigger level. The timeout interrupt is
cleared by reading from the FIFO. A transmit holding register empty interrupt is cleared
either by reading the Interrupt Identification Register (when it is the source of the
interrupt) or by writing to the Transmit Data register. A modem status interrupt is cleared
by reading the Modem Status register. Receive and transmit DMA interrupts are cleared
by reading the Interrupt Identification Register when they are the source of the interrupt.
UART Interrupt Identification Register (Offset 0x2)
Access
Default
R
0b00
Set to 0b11 when FIFO mode is enabled
Transmit DMA transfer complete. The interrupt ID will be
R
0
0b001.
Receive DMA transfer complete. The interrupt ID will be
R
0
0b010.
Highest priority interrupt identification
0b011 (1st): receiver line status
0b010 (2nd): receiver data available
R
0b000
0b110 (2nd): timeout indication (FIFO mode only)
0b001 (3rd): transmit holding register empty
0b000 (4th): modem status
When 0, indicates an interrupt is pending
R
1
Description
Mini COM Express Type 10 Module mCOM10-L1500

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Mini COM Express 10 and is the answer not in the manual?

Subscribe to Our Youtube Channel

This manual is also suitable for:

Mcom10-l1500

Table of Contents