Part 6: Clock Configuration - Alinx ACU3EG User Manual

Zynq ultrascale + fpga board
Hide thumbs Also See for ACU3EG:
Table of Contents

Advertisement

Part 6: Clock Configuration

The core board provides reference clock and RTC real-time clock for PS
system and PL logic respectively, so that PS system and PL logic can work
independently. The schematic diagram of the clock circuit design is shown in
Figure 6-1:
PS System RTC Real Time Clock
The passive crystal Y2 on the core board provides a 32.768KHz real-time
clock source for the PS system. The crystal is connected to the PS_PADI_503
and PS_PADO_503 pins of BANK503 of the ZYNQ chip. The schematic
diagram is shown in Figure 2-6-2:
Figure 6-2: Passive Crystal Oscillator for RTC
19 / 33
ZYNQ Ultrascale + FPGA Board ACU3EG User Manual
Figure 6-1: Core Board Clock Source
Amazon Store: https://www.amazon.com/alinx

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the ACU3EG and is the answer not in the manual?

Questions and answers

Table of Contents