Ddr2 Signaling; Mig Compatibility; I2C Bus Addressing - Xilinx XtremeDSP Spartan-3A DSP 3400A HW-SD3400A-DSP-DB-UNI-G User Manual

Table of Contents

Advertisement

Chapter 1: Introduction
2
Table 1-29: I
2
I
C MUX
MUX 0
MUX 1
MUX 2
42
Downloaded from
Elcodis.com
electronic components distributor

DDR2 Signaling

All DDR2 control signals are terminated through 47-? resistors to a 0.9-V VTT reference
voltage. The DDR2 interface of the FPGA supports SSTL18 signaling and all the DDR2
signals are controlled impedances. The DDR2 data, mask, and strobe signals are of
matched length within byte groups. On die termination (ODT) is available and better
performance can be achieved when used by the memory controller.

MIG Compatibility

MIG can be used to generate a compatible design for the Spartan-3A DSP 3400A Edition
board.
2
I
C Bus Addressing
The Spartan-3A DSP 3400A Edition board uses an I
the FPGA. Because of the large amount of devices having similar slave address, an I
MUX (Philips PCA9544APW) is used to separate those devices from one to the other.
Table 1-29
defines the various slave addresses accessible by the FPGA through the I
MUX output.
Note: To change the I
(slave address 0xE4) with the following data: 0x04 for MUX 0, 0x05 for MUX 1, 0x06 for
MUX 2 and 0x07 for MUX3. See the I
C Slave Device Addresses
Device
Fan controller
2
I
C EEPROM
2
I
C MUX
DDR2 SODIM EEPROM 0xA0
Clock generator
2
I
C MUX
2
FMC #1 I
C EEPROM
FMC #1 optional
2
FMC #2 I
C EEPROM
FMC #2 optional
Digital pot (adj. power
supply)
2
I
C MUX
2
C MUX output you need to perform a write access to the I
2
C MUX
Slave
A7
A6
Address
0x58
0
1
0xA8
1
0
0xE4
1
1
1
0
0xD4
1
1
0xE4
1
1
0xA0
1
0
0xX0/0xX8
X
X
0xA2
1
0
0xX2/0xXA
X
X
0xA4
1
0
0xE4
1
1
www.xilinx.com
2
C bus to interface different devices to
data sheet
for detailed information.
A5
A4
A3
A2
0
1
1
0
1
0
1
0
1
0
0
1
1
0
0
0
0
1
0
1
1
0
0
1
1
0
0
0
X
X
X
0
1
0
0
0
X
X
X
0
1
0
0
1
1
0
0
1
Spartan-3A DSP 3400A Edition User Guide
UG498 (v2.2) November 17, 2008
R
2
C
2
C
2
C MUX
A1
A0
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
1
R/W
0
R/W
0
R/W

Advertisement

Table of Contents
loading

Table of Contents