Table 8-70 Spp Boot Bank Selection - Emerson ATCA-8310 Manual

Table of Contents

Advertisement

CPLD and FPGA
Table 8-69 Status Register (continued)
Address: 0x06 - 0x07
Bit
Description
15:8
Inverted level of Switch Signals SW_[7:0]
Bit 0: SW5 Pin 1
Bit 1: SW5 Pin 2
Bit 2: SW5 Pin 3
Bit 3: SW5 Pin 4
Bit 4: SW6 Pin 1
Bit 5: SW6 Pin 2
Bit 6: SW6 Pin 3
Bit 7: SW6 Pin 4
Note: The default values may be overwritten by SPP write access.
8.2.2.3.6 SPP Boot Bank Selection

Table 8-70 SPP Boot Bank Selection

Address: 0x08
Bit
Description
0
SPP Current Selected Bank.
Latched signal SPP_FLASH_SEL with rising edge of SPP_HRESET_
1
SPP Selected Bank.
Level of signal SPP_FLASH_SEL
7:2
Reserved
298
Default
Ext.
SW_[7:0]
Default
Ext.
Ext.
0
ATCA-8310 Installation and Use (6806800M72D)
Access
SPP: r/w
Access
r
r
r

Advertisement

Table of Contents
loading

Table of Contents