Download Print this page

Siemens SAB 80515 Series User Manual page 34

8-bit single-chip microcontroller family

Advertisement

6.1.2
Hardware Reset Timing
This section describes the timing of the hardware reset signal.
The input pin RESET is sampled once during each machine cycle. This happens in state 5 phase 2.
Thus, the external reset signal is synchronized to the internal CPU timing. When the reset is found
active (low level at pin 10) the internal reset procedure is started. lt needs two complete machine
cycles to put the complete device to its correct reset state. i.e. all special function registers contain
their default values, the port latches contain 1's etc. Note that this reset procedure is not performed
if there is no clock available at the device. The RESET signal must be active for at least two machine
cycles; after this time the SAB 80(C)515 remains in its reset state as long as the signal is active.
When the signal goes inactive this transition is recognized in the following state 5 phase 2 of the
machine cycle. Then the processor starts its address output (when configured for external ROM) in
the following state 5 phase 1. One phase later (state 5 phase 2) the first falling edge at pin ALE
occurs. Figure 6-2 shows this timing for a configuration with EA = 0 (external program memory).
Thus, between the release of the RESET signal and the first falling edge at ALE there is a time
period of at least one machine cycle but less than two machine cycles.
S4
S5
S6
RESET
P0
P2
ALE
Figure 6-2
CPU Timing after RESET
Semiconductor Group
One Machine Cycle
S1
S2
S3
S4
P1 P2
S5
S6
S1
S2
*
34
System Reset
S3
S4
S5
S6
PCL
OUT
PCH
OUT
S1
S2
Inst.
PCL
IN
OUT
PCH
OUT
MCT01879

Advertisement

loading

This manual is also suitable for:

Sab 80c515Sab 80c535Sab 80535Sab 80515k