Clg Oscillation Control Register; Clg Iosc Control Register - Epson S1C17W14 Technical Manual

Cmos 16-bit single chip microcontroller
Table of Contents

Advertisement

CLG Oscillation Control Register

Register name
Bit
CLGOSC
15–12 –
11
10
9
8
7–4 –
3
2
1
0
Bits 15–12 Reserved
Bit 11
EXOSCSLPC
Bit 10
OSC3SLPC
Bit 9
OSC1SLPC
Bit 8
IOSCSLPC
These bits control the clock source operations in SLEEP mode.
1 (R/W): Stop clock source in SLEEP mode
0 (R/W): Continue operation state before SLEEP
Each bit corresponds to the clock source as follows:
CLGOSC.EXOSCSLPC bit: EXOSC clock input
CLGOSC.OSC3SLPC bit: OSC3 oscillator circuit
CLGOSC.OSC1SLPC bit: OSC1 oscillator circuit
CLGOSC.IOSCSLPC bit:
Note: The CLGOSC.OSC1SLPC and CLGOSC.OSC3SLPC bits can be altered only when the
CLGOSC.OSC1EN and CLGOSC.OSC3EN bits are both set to 0.
Bits 7–4
Reserved
Bit 3
EXOSCEN
Bit 2
OSC3EN
Bit 1
OSC1EN
Bit 0
IOSCEN
These bits control the clock source operation.
1(R/W):
Start oscillating or clock input
0(R/W):
Stop oscillating or clock input
Each bit corresponds to the clock source as follows:
CLGOSC.EXOSCEN bit: EXOSC clock input
CLGOSC.OSC3EN bit:
CLGOSC.OSC1EN bit:
CLGOSC.IOSCEN bit:

CLG IOSC Control Register

Register name
Bit
CLGIOSC
15–8 –
7–5 –
4
3–0 –
Bits 15–5 Reserved
S1C17W14/W16 TECHNICAL MANUAL
(Rev. 1.2)
Bit name
Initial
0x0
EXOSCSLPC
1
OSC3SLPC
1
OSC1SLPC
1
IOSCSLPC
1
0x0
EXOSCEN
0
OSC3EN
0
OSC1EN
0
IOSCEN
1
IOSC oscillator circuit
OSC3 oscillator circuit
OSC1 oscillator circuit
IOSC oscillator circuit
Bit name
Initial
0x00
0x0
IOSCSTM
0
0x0
Seiko Epson Corporation
2 POWER SUPPLY, RESET, AND CLOCKS
Reset
R/W
R
H0
R/W
H0
R/W
H0
R/W
H0
R/W
R
H0
R/W
H0
R/W
H0
R/W
H0
R/W
Reset
R/W
R
R
H0
R/WP
R
Remarks
Remarks
2-19

Advertisement

Table of Contents
loading

This manual is also suitable for:

S1c17w16

Table of Contents