The
pin of the processor connects to a 24.576 MHz oscillator. The
CLKIN
core frequency of the processor is derived by multiplying the frequency at
the
pin by a value determined by the state of the processor pins
CLKIN
and
CLKCFG1
CLKCFG0
switch
state (see
SW2
on page
2-10). By default, the EZ-KIT Lite provides a core frequency of
393.216 MHz. It is possible to change the speed of the processor by
changing the value of the
The
switch also configures the boot mode of the processor. The
SW2
EZ-KIT Lite is capable of EPROM/flash boot and SPI boot. By default,
the EZ-KIT Lite boots from flash memory. For details, see
and Clock Ratio Select Switch (SW2)" on page
External Port
The external port of the ADSP-21369 processor consists of a 24-bit
address bus, 32-bit data memory bus, and control lines. The control lines
are used to select, read, and write to external memory devices.
The external port connects to an 8-bit parallel flash memory, an 8-bit
SRAM memory, and a 32-bit SDRAM memory. See
on page 1-11
for more information about accessing flash memory and
SDRAM memory.
All of the external port signals are available externally via the expansion
interface connectors (
"ADSP-21369 EZ-KIT Lite Schematic" on page
ADSP-21369 EZ-KIT Lite Evaluation System Manual
ADSP-21369 EZ-KIT Lite Hardware Reference
. The value at these pins is determined by the state of
"Boot Mode and Clock Ratio Select Switch (SW2)"
register.
PMCTL
). The pinout of the connectors can be found in
J1—3
"Boot Mode
2-10.
"External Memory"
B-1.
2-3
Need help?
Do you have a question about the ADSP-21369 EZ-KIT Lite and is the answer not in the manual?
Questions and answers