Hc Port 2 Status And Control Register (Hcrhportstatus2); Hc Port 2 Status And Control Register (Hcrhportstatus2) Field Descriptions - Texas Instruments TMS320C6747 DSP User Manual

Processor universal serial bus (usb1.1) ohci host controller
Hide thumbs Also See for TMS320C6747 DSP:
Table of Contents

Advertisement

www.ti.com

3.23 HC Port 2 Status and Control Register (HCRHPORTSTATUS2)

The HC port 2 status and control register (HCRHPORTSTATUS2) reports and controls the state of
USB1.1 host port 2. HCRHPORTSTATUS2 is shown in
Figure 24. HC Port 2 Status and Control Register (HCRHPORTSTATUS2)
31
15
7
Reserved
R-0
LEGEND: R/W = Read/Write; R = Read only; W1C = Write 1 to clear (writing 0 has no effect); -n = value after reset
Table 24. HC Port 2 Status and Control Register (HCRHPORTSTATUS2) Field Descriptions
Bit
Field
31-21
Reserved
20
PRSC
19
OCIC
18
PSSC
17
PESC
16
CSC
15-10
Reserved
9
LSDA/CPP
SPRUFM8 – June 2009
Submit Documentation Feedback
Reserved
R-0
Reserved
R-0
5
4
PRS/SPR
R/W-0
Value
Description
0
Reserved
Port 2 reset status change. A write of 1 clears this bit; a write of 0 has no effect.
0
Port 2 port reset status bit has not changed.
1
Port 2 port reset status bit has changed.
0
Port 2 overcurrent indicator change. Because the device does not provide inputs for signaling
external overcurrent indication to the USB1.1 host controller, this bit is always 0. Overcurrent
monitoring, if required, must be handled through some other mechanism. This bit has no
relationship to the OTG controller register bits that relate to VBUS.
Port 2 suspend status changed. A write of 1 clears this bit; a write of 0 has no effect.
0
Port 2 port suspend status has not changed.
1
Port 2 port suspend status has changed. Suspend status is considered to have changed only after
the resume pulse, low-speed EOP, and 3-ms synchronization delays have been completed.
Port 2 enable status change. A write of 1 clears this bit; a write of 0 has no effect.
0
Port 2 port enable status has not changed.
1
Port 2 port enable status has changed.
Port 2 connect status change. If the DR[2] bit in the HC root hub B register (HCRHDESCRIPTORB)
is set to 1 to indicate a nonremovable USB device on port 2, this bit is set only after a root hub
reset to inform the system that the device is attached. A write of 1 clears this bit; a write of 0 has no
effect.
0
Port 2 current connect status has not changed.
1
Port 2 current connect status has changed due to a connect or disconnect event. If current connect
status is 0 when a set port reset, set port enable, or set port suspend write occurs, then this bit is
set.
0
Reserved
Port 2 low-speed device attached/clear port power. This bit indicates, when read as 1, that a
low-speed device is attached to port 2. A 0 in this bit indicates a full-speed device. This bit is valid
only when port 2 current connect status is 1. The USB1.1 host controller does not control external
port power using OHCI mechanisms, so, if required, USB1.1 host port power must be controlled
through other means.
0
A write of 0 to this bit has no effect.
1
The host controller driver can write a 1 to this bit to clear the port 2 port power status.
Figure 24
and described in
21
20
PRSC
R/W1C-0 R/W-0 R/W1C-0 R/W1C-0 R/W-0
10
3
2
POCI/CSS
PSS/SPS
R/W-0
R/W-0
Universal Serial Bus OHCI Host Controller
Registers
Table
24.
19
18
17
16
OCIC
PSSC
PESC
CSC
9
8
LSDA/CPP
PPS/SPP
R/W-0
R/W-1
1
0
PES/SPE
CCS/CPE
R/W-0
R/W-0
33

Advertisement

Table of Contents
loading

Table of Contents