Command; Tppoll: Transmit Priority Polling - Realtek RTL8169 Manual

Gigabit ethernet media access controller with power management
Table of Contents

Advertisement

6.4 Command

(Offset 0037h, R/W)
Bit
R/W
7:5
-
4
R/W
3
R/W
2
R/W
1:0
-

6.5 TPPoll: Transmit Priority Polling

(Offset 0038h, R/W)
Bit
R/W
7
W
6
W
5:1
-
0
W
2002/03/27
Symbol
-
Reserved
RST
Reset: Setting this bit to 1 forces the RTL8169 into a software reset
state which disables the transmitter and receiver, reinitializes the FIFOs,
and resets the system buffer pointer to the initial value (the start address
of each descriptor group set in TNPDS, THPDS and RDSAR registers).
The values of IDR0-5, MAR0-7 and PCI configuration space will have
no changes. This bit is 1 during the reset operation, and is cleared to 0
by the RTL8169 when the reset operation is complete.
RE
Receiver Enable
TE
Transmit Enable
-
Reserved
Symbol
HPQ
High Priority Queue polling: Writing a '1' to this bit will notify the
RTL8169 that there is a high priority packet(s) waiting to be
transmitted. The RTL8169 will clear this bit automatically after all
high priority packets have been transmitted.
Writing a '0' to this bit has no effect.
NPQ
Normal Priority Queue polling: Writing a '1' to this bit will notify
the RTL8169 that there is a normal priority packet(s) waiting to be
transmitted. The RTL8169 will clear this bit automatically after all
normal priority packets have been transmitted.
Writing a '0' to this bit has no effect.
-
Reserved
FSWInt
Forced Software Interrupt: Writing a '1' to this bit will trigger an
interrupt, and the SWInt bit (bit8, ISR, offset3Eh-3Fh) will set.
The RTL8169 will clear this bit automatically after the SWInt bit (bit8,
ISR) is cleared.
Writing a '0' to this bit has no effect.
Description
Description
17
RTL8169
Rev.1.21

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents