Rccr Receiver Frame Sync Signal Direction (Rfsd) - Bit 22; Table 8-7 Sckr Pin Definition Table; Table 8-8 Fsr Pin Definition Table - Freescale Semiconductor DSP56366 User Manual

24-bit digital signal processor
Table of Contents

Advertisement

In the synchronous mode when RCKD is set, the SCKR pin becomes the OF0 output flag. If RCKD is
cleared, then the SCKR pin becomes the IF0 input flag. See
.
8.3.3.9

RCCR Receiver Frame Sync Signal Direction (RFSD) - Bit 22

The Receiver Frame Sync Signal Direction (RFSD) bit selects the source of the receiver frame sync signal
when in the asynchronous mode (SYN=0), and the IF1/OF1/Transmitter Buffer Enable flag direction in
the synchronous mode (SYN=1).
In the asynchronous mode when RFSD is set, the internal clock generator becomes the source of the
receiver frame sync, and is the output on the FSR pin. In the asynchronous mode when RFSD is cleared,
the receiver frame sync source is external; the internal clock generator is disconnected from the FSR pin,
and an external clock source may drive this pin.
In the synchronous mode when RFSD is set, the FSR pin becomes the OF1 output flag or the Transmitter
Buffer Enable, according to the TEBE control bit. If RFSD is cleared, then the FSR pin becomes the IF1
input flag. See
Table 8-1
Freescale Semiconductor

Table 8-7 SCKR Pin Definition Table

Control Bits
SYN
0
0
1
1
and
Table
8-8.

Table 8-8 FSR Pin Definition Table

Control Bits
SYN
TEBE
0
X
0
X
1
0
1
0
1
1
1
1
DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4
Table 8-1
and
SCKR PIN
RCKD
0
SCKR input
1
SCKR output
0
IF0
1
OF0
RFSD
0
1
FSR output
0
1
0
1
Transmitter Buffer Enable
ESAI Programming Model
Table 8-7
FSR Pin
FSR input
IF1
OF1
reserved
8-25

Advertisement

Table of Contents
loading

Table of Contents