Cmos (Non-Agtl) Signals; Cmos Signals - Intel Pentium III Processor 512K Design Manual

Table of Contents

Advertisement

Table 20. AGTL Signals (Sheet 2 of 2)
CPU Pin
LOCK# (V3)
REQ[4:0]#
RESET# (B15)
RP# (T4)
RS[2:0]#
RSP# (M5)
TRDY# (W1)
7.3

CMOS (Non-AGTL) Signals

It is recommended to route CMOS signal traces on one signal layer, and not next to AGTL traces.
Try to avoid long traces to eliminate speed path issues, especially for APIC clock and APIC data
signals.
Table 21. CMOS Signals (Sheet 1 of 2)
CPU Pin
A20M# (AC3)
FERR# (AF6)
FLUSH# (AF5)
IERR# (AF4)
IGNNE# (AD9)
INIT# (AE6)
LINT0/INTR (AD15)
LINT1/NMI (AE14)
PICD[1:0]
PWRGOOD (AB4)
SLP# (AF8)
Design Guide
®
®
LV Intel
Pentium
III Processor 512K Dual Processor Platform
Connect to chipset and second CPU.
Connect to chipset and second CPU.
to match AGTL trace impedance which is typically 68 Ω,
Terminate to V
TT
connect to chipset. For ITP, connect to pin 2 (RESET#) of ITP through a 240 Ω
series resistor; terminate to V
typically 68 Ω. Refer to Figure 9 for details.
Connect to chipset and second CPU.
Connect to chipset and second CPU.
Connect to chipset and second CPU.
Connect to chipset and second CPU.
Connect to second CPU and pull up through ~330 Ω to VccCMOS. May also
need to be connected to chipset or compatibility logic. For boards supporting
preproduction processors, this pin must be connected to frequency selection
circuitry.
Connect to second CPU and pull up through ~150 Ω to VccCMOS. May need to
connect to chipset or server management logic.
Connect to second CPU and pull up through ~150 Ω to VccCMOS
Pull up through ~150 Ω to VccCMOS if connected to external logic. Leave
unconnected otherwise.
Connect to second CPU and pull up through ~330 Ω to VccCMOS. May also
need to be connected to chipset or compatibility logic. For boards supporting
preproduction processors, this pin must be connected to frequency selection
circuitry.
Connect to second CPU and pull up through ~330 Ω to VccCMOS. May also
need to be connected to chipset or compatibility logic.
Connect to interrupt control logic and second CPU and pull up through ~330 Ω to
VccCMOS. For boards supporting preproduction processors, this pin must be
connected to frequency selection circuitry.
Connect to interrupt control logic and second CPU and pull up through ~330 Ω to
VccCMOS. For boards supporting preproduction processors, this pin must be
connected to frequency selection circuitry.
Connect to second CPU and pull up through ~150 Ω to VccCMOS. May also
need to be connect to interrupt control logic.
Connect to second CPUs and pull up through 150-330 Ω to 1.8 V output from the
PWRGOOD logic.
Connect to second CPU and pull up through ~330 Ω to VccCMOS. May also
need to be connected to chipset or compatibility logic.
Pin Connection
to match AGTL trace impedance which is
TT
Pin Connection
41

Advertisement

Table of Contents
loading

Table of Contents