Base Trd Key Features - Xilinx Zynq-7000 Getting Started Manual

All programmable soc, evaluation kit and video and imaging kit, vivado design suite 2013.3
Hide thumbs Also See for Zynq-7000:
Table of Contents

Advertisement

Base TRD Key Features

The PS includes:
Two ARM® Cortex™-A9 MPcore processors, each with a 32 KB instruction cache, a
32 KB data cache, and a NEON™ media processing engine and vector floating-point
processor (VFPv3).
512 KB of level 2 cache
256 KB of on-chip RAM
ARM AMBA® AXI interconnect
Multi-protocol, 32-bit DDR DRAM controller
Standard peripheral interfaces including USB, Ethernet, UART, I2C, SD MMC, and GPIO
Clocks and reset for PL
High bandwidth interconnect between PS and PL
The PL includes:
Two AXI interconnects, 64-bit wide at 150 MHz
One AXI interconnect, 32-bit wide at 75 MHz
AXI VDMA(s)
A full HD video input (ZVIK) and output interface
A Sobel accelerator
One Performance Monitor
The software includes:
Xilinx Zynq-7000 AP SoC standard Linux kernel (based on Open Source Linux version
3.x)
Linux device drivers for TRD-specific IPs.
A Qt-based Linux application demonstrating the video processing pipeline
A command line menu-based Linux application demonstrating the video processing
pipeline
The video demonstration contains the licensed IPs with no timeout.
Note:
ZC702 and ZVIK Getting Started Guide
UG926 (v6.0) December 17, 2013
www.xilinx.com
Base TRD Key Features
27
Send Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Zynq-7000 and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

This manual is also suitable for:

Zc702

Table of Contents