Download Print this page

Samsung S3C8248 User Manual page 225

8-bit cmos

Advertisement

BASIC TIMER
f
XX
f
XX
f
DIV
XX
f
XX
f
XX
R
Bit 0
NOTE: During a power-on reset operation, the CPU is idle during the required oscillation
stabilization interval (until bit 4 of the basic timer counter overflows).
10-4
Bits 3, 2
/4096
/1024
MUX
/128
/16
Figure 10-2. Basic Timer Block Diagram
RESET or STOP
Bit 1
Data Bus
Clear
8-Bit Up Counter
(BTCNT, Read-Only)
Start the CPU
S3C8248/C8245/P8245/C8247/C8249/P8249
Basic Timer Control Register
(Write '1010xxxxB' to Disable)
OVF
(NOTE)
RESET

Advertisement

loading

This manual is also suitable for:

C8245P8245C8249C8247P8249