Generating And Receiving Digital Patterns And Waveforms-Pattern I/O; Deciding The Width Of Data To Transfer - National Instruments 653X User Manual

High-speed digital i/o devices for pci, pxi, compactpci, at, eisa, and pcmcia bus systems
Hide thumbs Also See for 653X:
Table of Contents

Advertisement

Generating and Receiving Digital Patterns and
Waveforms—Pattern I/O
Note
Feed external clocking signals into the PCLK pin for burst-mode handshaking and
into the REQ pin when performing pattern I/O.

Deciding the Width of Data to Transfer

© National Instruments Corporation
The preloading process will cause a small delay between the start command
in software and the actual start of data transfer. If this is a concern, you may
disable the preloading by calling the following function/VI before the
software start command:
NI-DAQ C interface—In the
the ND_FIFO_Transfer_COUNT to ND_NONE.
LabVIEW—In the DIO Parameter VI, set the Scarabs Preload Enable
attribute to OFF.
Using pattern I/O, you can acquire or generate patterns on every rising or
falling edge of a clock signal. The clock signal can be generated internally
by an onboard 32-bit counter set to a user-specified frequency or the clock
signal can be received from the REQ pin in the I/O connector.
You can choose between a width of eight, 16, or 32 bits. Use the following
table to find the valid combinations of ports and timing controllers you can
use based on the width of data you want to transfer.
Table 2-3. Port and Timing Controller Combinations
Transfer
Possible Port
Width
Combinations
8 bits
Port 0 (DIOA<0..7>)
Port 2 (DIOC<0..7>)
16 bits
Port 0, Port 1
Port 2, Port 3
32 bits
Port 0, Port 1, Port 2, Port 3
Set_DAQ_Device_Info
2-17
Chapter 2
Using Your 653X
function, set
Timing Controllers
That Can Be Used
Group 1
Group 2
Group 1
Group 2
Group 1
653X User Manual

Advertisement

Table of Contents
loading

This manual is also suitable for:

Daq 653x

Table of Contents