System And Power Management Signals; Local Memory Interface Signals - Intel GD82559ER Datasheet

Fast ethernet** pci controller
Table of Contents

Advertisement

3.2.3

System and Power Management Signals

Symbol
CLK
CLKRUN#
RST#
PME#
ISOLATE#
ALTRST#
VIO
3.3

Local Memory Interface Signals

Symbol
FLD[7:0]
FLA[16]/
CLK25
FLA[15]/
EESK
FLA[14]/
EEDO
Datasheet
Type
Clock. The Clock signal provides the timing for all PCI transactions
and is an input signal to every PCI device. The 82559ER requires a
IN
PCI Clock signal (frequency greater than or equal to 16 MHz) for
nominal operation. The 82559ER supports Clock signal suspension
using the Clockrun protocol.
Clockrun. The Clockrun signal is used by the system to pause or slow
down the PCI Clock signal. It is used by the 82559ER to enable or
IN/OUT
disable suspension of the PCI Clock signal or restart of the PCI clock.
O/D
When the Clockrun signal is not used, this pin should be connected to
an external pull-down resistor.
Reset. The PCI Reset signal is used to place PCI registers,
IN
sequencers, and signals into a consistent state. When RST# is
asserted, all PCI output signals will be tri-stated.
Power Management Event. The Power Management Event signal
O/D
indicates that a power management event has occurred in a PCI bus
system.
Isolate. The Isolate signal is used to isolate the 82559ER from the
PCI bus. When Isolate is active (low), the 82559ER does not drive its
PCI outputs (except PME#) or sample its PCI inputs (including CLK
IN
and RST#). If the 82559ER is not powered by an auxiliary power
source, the ISOLATE# pin should be pulled high to the bus Vcc
through a 4.7K-62K resistor.
Alternate Reset. The Alternate Reset signal is used to reset the
82559ER on power-up. In systems that support an auxiliary power
IN
supply, ALTRST# should be connected to a power-up detection circuit.
Otherwise, ALTRST# should be tied to V
Voltage Input/Output. The VIO pin is the a voltage bias pin for the
PCI interface. This pin should be connected to 5V ± 5% in a 5 volt PCI
B
system and 3.3 volts in a 3.3 volt PCI system. Be sure to install a 10K
pull-up resistor. This resistor acts as a current limit resistor in system
IN
where the VIO bias voltage maybe shutdown. In this cases the
82559ER may consume additional current without a resistor.
Type
Flash Data Input/Output. These pins are used for Flash data
T/S
interface.
Flash Address[16]/25 MHz Clock. This multiplexed pin is controlled
by the status of the Flash Address[7] (FLA[7]) pin. If FLA[7] is left
OUT
floating, this pin is used as FLA[16]; otherwise, if FLA[7] is connected
to a pull-up resistor, this pin is used as a 25 MHz clock.
Flash Address[15]/EEPROM Data Output. During Flash accesses,
this multiplexed pin acts as the Flash Address [15] output signal.
OUT
During EEPROM accesses, it acts as the serial shift clock output to
the EEPROM.
Flash Address[14]/EEPROM Data Output. During Flash accesses,
this multiplexed pin acts as the Flash Address [14] output signal.
IN/OUT
During EEPROM accesses, it acts as serial input data to the EEPROM
Data Output signal.
Networking Silicon —GD82559ER
Name and Function
.
cc
Name and Function
9

Advertisement

Table of Contents
loading

Table of Contents