Intel CORE 2 DUO E7000 - SPECIFICATION UPDATE 7-2010 Specification page 47

Hide thumbs Also See for CORE 2 DUO E7000 - SPECIFICATION UPDATE 7-2010:
Table of Contents

Advertisement

Errata
environment is subsequently saved, the value contained in the FP Data
Operand Pointer may be incorrect.
Implication: Due to this erratum, the FP Data Operand Pointer may be incorrect. Wrapping
an 80-bit FP load around a 4-Gbyte boundary in this way is not a normal
programming practice. Intel has not observed this erratum with any
commercially available software.
Workaround: If the FP Data Operand Pointer is used in a 64-bit operating system which
may run code accessing 32-bit addresses, care must be taken to ensure that
no 80-bit FP accesses are wrapped around a 4-Gbyte boundary.
For the steppings affected, see the Summary Tables of Changes.
Status:
AW80.
VM Entry May Overwrite the Value for the IA32_DEBUGCTL MSR
Specified in the VM-Entry MSR-Load Area
Following a successful VM entry with the "load debug controls" VM-entry
Problem:
control set to 1, the IA32_DEBUGCTL MSR (1D9H) will always contain the
value held in the guest IA32_DEBUGCTL field in the virtual-machine control
structure (VMCS). If there is a value for the MSR in the VM-entry MSR-load
area, the processor will incorrectly overwrite that value with the value in the
VMCS.
Implication: Due to this erratum, VM entry may result in the wrong value being loaded
into the IA32_DEBUGCTL MSR. Intel has not observed this erratum with any
commercially available software.
Workaround: Software seeking to load the IA32_DEBUGCTL MSR as part of VM entry should
place the desired value in the guest IA32_DEBUGCTL field in the VMCS and
set the "load debug controls" VM-entry control to 1.
For the steppings affected, see the Summary Tables of Changes.
Status:
®
Intel
Core
2 Duo Processor
Specification Update
§
47

Advertisement

Table of Contents
loading

This manual is also suitable for:

Core 2 duo e8000 series

Table of Contents