Intel CORE 2 DUO E7000 - SPECIFICATION UPDATE 7-2010 Specification page 41

Hide thumbs Also See for CORE 2 DUO E7000 - SPECIFICATION UPDATE 7-2010:
Table of Contents

Advertisement

Errata
AW62.
VM Entry May Use Wrong Address to Access Virtual-APIC Page
When XFEATURE_ENABLED_MASK register (XCR0) bit 1 (SSE) is 1, a VM
Problem:
entry executed with the "use TPR shadow" VM-execution control set to 1 may
use the wrong address to access data on the virtual-APIC page.
Implication: An affected VM entry may exhibit the following behaviors: (1) it may use
wrong areas of the virtual-APIC page to determine whether VM entry fails or
whether it induces a VM exit due to the TPR threshold; or (2) it may clear
wrong areas of the virtual-APIC page.
Workaround: It is possible for the BIOS to contain a workaround for this erratum.
For the steppings affected, see the Summary Tables of Changes.
Status:
AW63.
XRSTORE Instruction May Cause Extra Memory Reads
An XRSTOR instruction will cause non-speculative accesses to XSAVE memory
Problem:
area locations containing the FCW/FSW and FOP/FTW Floating Point (FP)
registers even though the 64-bit restore mask specified in the EDX:EAX
register pair does not indicate to restore the x87 FPU state.
Implication: Page faults, data breakpoint triggers, etc. may occur due to the unexpected
non-speculative accesses to these memory locations.
Workaround: It is possible for the BIOS to contain a workaround for this erratum.
For the steppings affected, see the Summary Tables of Changes.
Status:
AW64.
CPUID Instruction May Return Incorrect Brand String
When a CPUID instruction is executed with EAX = 8000_0002H, 8000_0003H,
Problem:
or 8000_0004H, the returned EAX, EBX, ECX, and/or EDX values may be
incorrect.
Implication: When this erratum occurs, the processor may report an incorrect brand string.
Workaround: It is possible for the BIOS to contain a workaround for this erratum.
For the steppings affected, see the Summary Tables of Changes.
Status:
AW65.
Global Instruction TLB Entries May Not be Invalidated on a VM Exit or
VM Entry
If a VMM is using global page entries (CR4.PGE is enabled and any present
Problem:
page-directories or page-table entries are marked global), then on a VM
entry, the instruction TLB (Translation Lookaside Buffer) entries caching
global page translations of the VMM may not be invalidated. In addition, if a
guest is using global page entries, then on a VM exit, the instruction TLB
entries caching global page translations of the guest may not be invalidated.
Implication: Stale global instruction linear to physical page translations may be used by a
VMM after a VM exit or a guest after a VM entry.
®
Intel
Core
2 Duo Processor
Specification Update
41

Advertisement

Table of Contents
loading

This manual is also suitable for:

Core 2 duo e8000 series

Table of Contents