Intel CORE 2 DUO E7000 - SPECIFICATION UPDATE 7-2010 Specification page 10

Hide thumbs Also See for CORE 2 DUO E7000 - SPECIFICATION UPDATE 7-2010:
Table of Contents

Advertisement

NO
C0
AW20
X
AW21
X
AW22
X
AW23
X
AW24
X
AW25
X
AW26
X
AW27
X
AW28
X
AW29
X
AW30
X
AW31
X
AW32
X
AW33
X
AW34
X
AW35
X
AW36
X
AW37
X
AW38
X
AW39
X
10
M0
E0
R0
Plan
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
No Fix
X
X
X
Plan Fix
X
X
X
No Fix
X
X
X
No Fix
X
Fixed
X
X
X
No Fix
X
X
X
No Fix
Summary Tables of Changes
ERRATA
EFLAGS, CR0, CR4 and the EXF4 Signal May be Incorrect
after Shutdown
Premature Execution of a Load Operation Prior to Exception
Handler Invocation
Performance Monitoring Events for Retired Instructions
(C0H) May Not Be Accurate
Returning to Real Mode from SMM with EFLAGS.VM Set
May Result in Unpredictable System Behavior
CMPSB, LODSB, or SCASB in 64-bit Mode with Count
48
Greater or Equal to 2
May Terminate Early
Writing the Local Vector Table (LVT) when an Interrupt is
Pending May Cause an Unexpected Interrupt
Pending x87 FPU Exceptions (#MF) Following STI May Be
Serviced Before Higher Priority Interrupts
VERW/VERR/LSL/LAR Instructions May Unexpectedly
Update the Last Exception Record (LER) MSR
INIT Does Not Clear Global Entries in the TLB
Split Locked Stores May not Trigger the Monitoring
Hardware
Programming the Digital Thermal Sensor (DTS) Threshold
May Cause Unexpected Thermal Interrupts
Writing Shared Unaligned Data that Crosses a Cache Line
without Proper Semaphores or Barriers May Expose a
Memory Ordering Issue
General Protection (#GP) Fault May Not Be Signaled on
Data Segment Limit Violation above 4-G Limit
An Asynchronous MCE During a Far Transfer May Corrupt
ESP
CPUID Reports Architectural Performance
Monitoring Version 2 is Supported, When Only Version 1
Capabilities are Available
B0-B3 Bits in DR6 May Not be Properly Cleared After Code
Breakpoint
An xTPR Update Transaction Cycle, if Enabled, May be
Issued to the FSB after the Processor has Issued a Stop-
Grant Special Cycle
Performance Monitoring Event IA32_FIXED_CTR2 May Not
Function Properly when Max Ratio is a Non-Integer Core-
to-Bus Ratio
Instruction Fetch May Cause a Livelock During Snoops of
the L1 Data Cache
Use of Memory Aliasing with Inconsistent Memory Type
may Cause a System Hang or a Machine Check Exception
Intel
®
Core
2 Duo Processor
Specification Update

Advertisement

Table of Contents
loading

This manual is also suitable for:

Core 2 duo e8000 series

Table of Contents