Extracting The Project Files; Running The Gtx Ibert Demonstration - Xilinx Virtex-7 FPGA VC7203 Characterization Kit IBERT Getting Started Manual

Hide thumbs Also See for Virtex-7 FPGA VC7203 Characterization Kit IBERT:
Table of Contents

Advertisement

Extracting the Project Files

The Vivado project files required to run the IBERT demonstrations are located in
rdf0272-vc7203-ibert-2013-3.zip on the SD card provided with the VC7203
board. This collection is also available online at the
Characterization Kit documentation
The ZIP collection also contains two Tcl scripts: add_scm2.tcl and
setup_scm2_156_25.tcl, and seven Vivado probe files: vc7203_q113.ltx,
vc7203_q114.ltx, vc7203_q115.ltx, vc7203_q116.ltx, vc7203_q117.ltx,
vc7203_q118.ltx, and vc7203_q119.ltx. The Tcl scripts are used to help merge the
IBERT and SuperClock-2 source code (described in
and to set up the SuperClock-2 module to run at 156.25 MHz (described in
Vivado Design Suite Software, page
to properly load the SuperClock-2 VIO core.
To copy the files from the Secure Digital memory card:
1.
2.
3.

Running the GTX IBERT Demonstration

The GTX IBERT demonstration operates one GTX Quad at a time. This section describes
how to test GTX Quad 115. The remaining GTX Quads are tested following a similar series
of steps.
VC7203 IBERT Getting Started Guide
UG847 (v4.0) November 6, 2013
Connect the Secure Digital memory card to the host computer.
Locate the file rdf0272-vc7203-ibert-2013-3.zip on the Secure Digital
memory card.
Unzip the files to a working directory on the host computer.
www.xilinx.com
Extracting the Project Files
Virtex-7 FPGA VC7203
website.
Creating the GTX IBERT Core, page
14). The debug probes are used by Vivado design tools
25)
Launching the
7
Send Feedback

Advertisement

Table of Contents
loading

Table of Contents