Error And Thermal Protection; Power Sequencing - Intel 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - DATASHEET VOLUME 1 01-2011 Datasheet

2nd generation core processor family desktop
Hide thumbs Also See for 2ND GENERATION INTEL CORE PROCESSOR FAMILY DESKTOP - DATASHEET VOLUME 1 01-2011:
Table of Contents

Advertisement

Signal Description
6.9

Error and Thermal Protection

Table 6-11. Error and Thermal Protection
Signal Name
CATERR#
PECI
PROCHOT#
THERMTRIP#
6.10

Power Sequencing

Table 6-12. Power Sequencing
Signal Name
SM_DRAMPWROK
UNCOREPWRGOOD
SKTOCC#
Datasheet, Volume 1
Description
Catastrophic Error: This signal indicates that the system has
experienced a catastrophic error and cannot continue to operate. The
processor will set this for non-recoverable machine check errors or
other unrecoverable internal errors.
On the processor, CATERR# is used for signaling the following types of
errors:
• Legacy MCERRs – CATERR# isasserted for 16 BCLKs.
• Legacy IERRs – CATERR# remains asserted until warm or cold
reset.
PECI (Platform Environment Control Interface): A serial sideband
interface to the processor, it is used primarily for thermal, power, and
error management.
Processor Hot: PROCHOT# goes active when the processor
temperature monitoring sensor(s) detects that the processor has
reached its maximum safe operating temperature. This indicates that
the processor Thermal Control Circuit (TCC) has been activated, if
enabled. This signal can also be driven to the processor to activate the
TCC.
Thermal Trip: The processor protects itself from catastrophic
overheating by use of an internal thermal sensor. This sensor is set
well above the normal operating temperature to ensure that there are
no false trips. The processor will stop all execution when the junction
temperature exceeds approximately 130 °C. This is signaled to the
system by the THERMTRIP# pin.
SM_DRAMPWROK Processor Input: Connects to PCH
DRAMPWROK.
The processor requires this input signal to be a clean indication that
the V
, V
, V
, and V
CCSA
CCIO
AXG
within specifications. This requirement applies, regardless of the S-
state of the processor. 'Clean' implies that the signal will remain low
(capable of sinking leakage current), without glitches, from the time
that the power supplies are turned on until they come within
specification. The signal must then transition monotonically to a high
state. This is connected to the PCH PROCPWRGD signal.
SKTOCC# (Socket Occupied): Pulled down directly (0 Ohms) on
the processor package to ground. There is no connection to the
processor silicon for this signal. System board designers may use this
signal to determine if the processor is present.
Description
, power supplies are stable and
DDQ
Direction/
Buffer Type
O
CMOS
I/O
Asynchronous
CMOS Input/
Open-Drain
Output
O
Asynchronous
CMOS
Direction/
Buffer Type
I
Asynchronous
CMOS
I
Asynchronous
CMOS
65

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents