Zynq Ultrascale+ Rfsoc Xczu67Dr - AMD Xilinx ZCU670 User Manual

Table of Contents

Advertisement

Zynq UltraScale+ RFSoC XCZU67DR

Zynq UltraScale+ RFSoC ZU67DR uses a multi-stage boot process documented in the Boot and
Configuration chapter of the Zynq UltraScale+ Device Technical Reference Manual (UG1085).
Switch SW2 configuration option settings are identified in the following table.
Table 5: Mode Switch SW2 Configuration Option Settings
Mode
JTAG
QSPI32
SD
Notes:
1.
Default switch setting.
2.
Switch OFF = 1 = High; ON = 0 = Low. See callout 11 in
JTAG
Vivado
®
Design Suite or third-party tools can establish a JTAG connection to the Zynq UltraScale
+ RFSoC through the FTDI FT4232 USB-to-JTAG/USB UART device (U29) connected to micro-
USB connector (J24).
QSPI
Use the following steps to boot from the dual QSPI non-volatile configuration memory.
1. Store a valid Zynq UltraScale+ RFSoC boot image into the QSPI flash devices (U11, U12,
MIO[0:12] QSPI interface).
2. Set the boot mode pins SW2 [4:1] as indicated in the table above for QSPI32.
3. Either power-cycle or press the power-on reset (POR) pushbutton. SW2 is callout 11 in
Figure
3.
SD
Use the following steps to boot from an SD card.
1. Store a valid Zynq UltraScale+ RFSoC boot image file onto an SD card (plugged into SD
socket J23) connected to the MIO[39:51] SD interface.
2. Set the boot mode pins SW3 [4:1] as indicated in the table above for SD.
3. Either power-cycle or press the power-on reset (POR) pushbutton. SW2 is callout 11 in
Figure
3.
UG1532 (v1.0) March 30, 2022
ZCU670 Board User Guide
Chapter 2: Board Setup and Configuration
Mode Pins [3:0]
0000
1
0010
1110
Table
4.
Send Feedback
2
Mode SW2 [4:1]
ON,ON,ON,ON
ON,ON,OFF,ON
OFF,OFF,OFF,ON
www.xilinx.com
18

Advertisement

Table of Contents
loading

Table of Contents