Dedicated Reference Clock Pins; Receiver Input Pins - Intel Arria 10 User Manual

Transceiver phy
Hide thumbs Also See for Arria 10:
Table of Contents

Advertisement

Related Information
Calibration
For more information about the calibration process

3.2.1. Dedicated Reference Clock Pins

To minimize the jitter, the advanced transmit (ATX) PLL and the fractional PLL (fPLL)
can source the input reference clock directly from the reference clock buffer without
passing through the reference clock network. The input reference clock is also fed into
the reference clock network.
Figure 174. Dedicated Reference Clock Pins
There are two dedicated reference clock (
pin feeds the bottom ATX PLL, fPLL, and CMU PLL. The top
PLL. The dedicated reference clock pins can also drive the reference clock network.
fPLL1
ATX PLL1
fPLL0
ATX PLL0

3.2.2. Receiver Input Pins

Receiver input pins can be used as an input reference clock source to transceiver PLLs.
However, they cannot be used to drive core fabric.
®
®
Intel
Arria
10 Transceiver PHY User Guide
374
on page 567
refclk
CH5
CDR PLL
CH4
CMU PLL
CH3
CDR PLL
CH2
CDR PLL
CH1
CMU PLL
CH0
CDR PLL
) pins available in each transceiver bank. The bottom
pin feeds the top ATX PLL, fPLL, and CMU
refclk
Reference Clock
Network
From PLL
Cascading Clock
Network
Reference Clock
Network
From PLL Feedback
and Cascading Clock
Network
From PLL
Cascading Clock
Network
Reference Clock
Network
From PLL Feedback
and Cascading Clock
Network
3. PLLs and Clock Networks
UG-01143 | 2018.06.15
refclk
Refclk
Input Reference Clock to the PLLs
Can Come from Either the Reference
Clock Network or the PLL Feedback
and Cascading Clock Network
Refclk
ATX and fPLL Can Receive the
Input Reference Clock from a
Dedicated refclk Pin

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents